# **1 Astro IOC**

The Astro block will be referred to as the Runway to IOC (R2I) block. The majority of this chapter describes the operation of the R2I block. It is assumed that the reader is very familiar with Elroy. Information contained in the Elroy ERS will not be repeated in the Astro ERS.

# 1.1 Overview

The AIOC consists of two major blocks, the R2I and the IOC. The majority of the complexity of the AIOC resides in the IOC. The AIOC design is centered around a 16-line, fully associative coherent cache which resides in the IOC block. The Runway side of the cache is 144-bits wide and operates in the runway frequency domain. Data is routed directly from the Runway pads to the cache. The cache communicates with I/O devices via up to 8 different I/O ropes with an Elroy at the end. The 8 ropes can be bundled in two different configurations to support I/O devices ranging in bandwidth requirements from 250MB/s (single wide rope) to 500MB/s (dual wide rope). The ropes use an Elroy chip to convert to the PCI bus. The AIOC also drives a small point-to-point collection of signals to the Dillon chip which is the interface to the boot ROMs and any other PDH devices that are required.

All Runway transactions with an address that falls in I/O space will be forwarded to the AIOC from the RBIB. The R2I will decode the address and send the transaction to the appropriate destination. Possible destinations include the R2I\_regbus, IOC\_regbus, elroy\_regbus, pdh, or a PCI bus on one of the eight ropes. If the I/O address is outside of Astro's I/O address space the transaction will not be forwarded.

When the AIOC has a transaction it wants to initiate (or complete in the case of PIO reads) it will make a request to the RBIB. The RBIB will arbitrate for the Runway bus on behalf of the AIOC and informs the AIOC 1 cycle prior to becoming the Runway bus master. The AIOC will then drive the request and/or the completion data directly to Astro's Runway pads.

When dma data is returned from the Runway pads to the AIOC it will be stored directly in the cache. Data from Astro's memory controller is always sent to the Runway bus even if it is destined for the IOC. Dma data will always be full cachelines (4 data cycles). The data cycles will always be on consecutive cycles.

A major feature of the AIOC is that the coherent cache straddles an asynchronous frequency domain boundary in Astro. This allows the cache to be snooped at full speed in the Runway bus frequency domain while returning data at full speed in the PCI frequency domain. The Astro design target for the PCI side of the cache is 133MHz and the Runway side of the cache is 125MHz.

# 1.2 Rope Support

Н

Astro will support a maximum of 8 ropes but only in very restricted configurations. Table 1 shows the rope bundle configuration that will be tested in the initial release of Astro. Other configurations will likely work but will not be tested nor officially supported in the initial implementation of Astro. The ropes can be configured as single-wide ropes to support PCI 2x or double wide to support PCI 4x. Astro will only support ropes running at 133MHz (266MT/s) with Elroy operating at divide by 2 or 4. This results in 66MHz and 33MHz PCI only. Other Configurations and frequencies may be possible but will not be tested.

|        |        |        | Rope N | lumber |    |        |        |
|--------|--------|--------|--------|--------|----|--------|--------|
| 0      | 1      | 2      | 3      | 4      | 5  | 6      | 7      |
| single | single | double | NA     | double | NA | single | single |

#### **Table 1: Supported Rope Configurations**

### 1.3 Peer-to-peer Support

PCI peer-to-peer (P2P) transactions will only be supported on PCI devices residing on the same PCI bus. Inter-rope P2P will be supported by the design but it will not be verified (and therefore will likely not work). This chapter discusses P2P related transactions as if they are supported.

In Astro, inter-rope P2P traffic will be visible on the Runway bus. This is done primarily to simplify several aspects of the design.

PCI device writes to CPU registers is supported (transaction based interrupts). This type of transaction is viewed by Elroy as the front end of a peer-to-peer transaction

# 1.4 Regbus I/F

The regbus block is used to drive the R2I\_regbus. The R2I\_regbus will be routed to all blocks that contain registers that live in the 125MHz frequency domain in Astro. All Astro registers are 64-bits. The regbus is a 32-bit bus so all accesses have 2 data cycles to access the entire 64-bits.

# 1.5 PDH I/F

Н

The PDH I/F block will be used to communicate with the <u>Dillon chip</u> via a 4-bit point-to-point bus. The Dillon chip provides a connection to the boot ROMs and any other PDH devices that may be required. Astro does not support a PDH cache but instead supports accesses to PDH via memory space accesses which are cacheable in the CPU. Reading PDH via memory space has the additional performance benefit of allowing 64-byte loads from Dillon which is much more efficient than the 8-byte loads that occur through I/O space.

The PDH will be accessible with a cacheline read transaction on Runway at addresses 0xEF\_0000\_0000 to 0xEF\_FFFF\_FFFF. The 16MB Dillon address space will be aliased across this entire space. This space is read-only and will load 64-bytes of data about 3 times faster than doing 8, 8-byte READ\_SHORT transactions to PDH in IO space.

# 1.6 PIO Write Coalescing

The R2I block will attempt to coalesce PIO writes into long PCI bursts. Both 4-byte and 8-byte transactions will be coalesced. PIO writes will be coalesced only if they are in the LMMIO or GMMIO address ranges. There is a bit in the IOC\_CTRL register that must be set to enable coalescing.

The R2I block does two different stages of coalescing. The first is to assemble 4-byte and 8-byte data from Runway into 16-byte chunks. The second stage involves deciding if the 16-byte chunk is coalescable with the previous 16-byte data chunk. All data that is not coalescable requires a new address to be written to the CD fifo along with the data.

Writes will be coalesced only if the are in MMIO space and are 4 or 8 byte writes to ascending addresses. Any non-coalescable transaction will break the coalescing stream even if it may have been possible to maintain it (eg. an R2I register access). Once the stream is broken all data will be forwarded immediately. Write data will be held in the R2I a maximum of 16 cycles (without stop\_io asserted) waiting for the next write transaction. After 16 cycles the data will be forwarded to the CD fifo and the coalesce stream will be broken.

# 1.7 Interrupts

The R2I block will convert interrupt transactions from the format generated by Elroy into a PA style interrupt transaction. The interrupt block will use the information already contained in the interrupt vector to create a PA style interrupt. When an interrupt transaction shows up in the I/O fifo, the destination ID will be used to generate the address for a write short to a CPU's IO\_EIR. The "interrupt vector" will be used as the value written to the EIR. Note that CPUs running in 32-bit mode only look at the lower 5-bits of the interrupt vector and CPUs in 64-bit mode look at the lower 6-bits.

The 40-bit address generated for the Runway WRITE\_SHORT transaction that is the result of an interrupt is shown in Table 2.

| 6<br>3 | 6<br>2   | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2 |
|--------|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|        | N/A 0xFF |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|        |          |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 3      | 3        | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |        |        |        |        |        |        |        |        |        |        |
| 3<br>1 | 3<br>0   | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |

#### **Table 2: PA Interrupt Address**

Note that an I/O card can generate an interrupt in three different ways. It can pull the PCI interrupt wire provided by Elroy. Each wire has a unique set of registers that contain the Dest ID, Dest EID and VECTOR values which are used to generate the WRITE\_SHORT interrupt transaction on Runway. An interrupt can also be generated by the PCI card by mastering a write transaction with the address and data shown in Table 3. Astro will extract the relevant information from the transaction and convert it to a PA interrupt as described above.

|         | 3<br>1 | 3<br>0 | 2<br>9                     | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9  | 8    | 7    | 6            | 5 | 4  | 3   | 2    | 1    | 0 |
|---------|--------|--------|----------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----|------|------|--------------|---|----|-----|------|------|---|
| Address |        |        | 0 9 8 7 6 5 4 3 2<br>0xFEE |        |        |        |        |        |        |        |        |        |        |        | De     | est Il | D[7:   | 0]     |        |        |        |        | De | st E | ID[7 | <b>':0</b> ] |   |    |     | unu  | sed  |   |
| Data    |        |        |                            |        |        |        |        |        |        |        | υ      | inus   | ed (l  | oy A   | stro   | )      |        |        |        |        |        |        |    |      |      |              |   | VE | СТС | )R[5 | 5:0] |   |

#### Table 3: PCI Interrupt Message

The third way for a PCI card to generate an interrupt is by writing the interrupt vector directly to the CPU's IO\_EIR. If Elroy is configured properly it will recognize the address as a write to a remote location in IO space and forward the write to Astro. Astro will F-extend the address and forward the transaction to the Runway bus and hence the destination CPU.

# **1.8 Transfer of Control (TOC)**

The R2I block contains a TOC\_L input signal. Astro will issue a directed CMD\_RESET write (data=0x00000005) to the monarch processor's IO\_COMMAND register in response to a negative edge on the TOC\_L signal. The TOC\_L signal is asynchronous and must be asserted for > than 2 periods of the Runway clock (>15nS). The address of the monarch's IO\_COMMAND register is stored in the TOC\_MONARCH\_CLIENT\_ID Register. Firmware must initialize the 4-bit client\_id field to point to the monarch processor. The bit definition of the TOC\_MONARCH\_CLIENT\_ID register is described in Register 1. All other fields of the register are read-only and will be unaffected by writes. The upper 32-bits of the register will always return 0s on reads and are unaffected by writes.

Н

| M<br>S<br>B |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        |        |        | T(     | 00     |        | M(<br>(ad |        |        |        |        |        |        |        |        |        |        |        | <u> </u> | jist | er  |   |   |     |      |   |   | L<br>S<br>B |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----------|------|-----|---|---|-----|------|---|---|-------------|
| 6<br>3      | 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |        |        |        |        |        |        |        |           |        |        |        |        | 3<br>2 |        |        |        |        |        |        |          |      |     |   |   |     |      |   |   |             |
|             | unimplemented         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         < |        |        |        |        |        |        |        |        |           |        |        |        |        | 1      |        |        |        |        |        |        |          |      |     |   |   |     |      |   |   |             |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        |        |        |        |        |        |           |        |        | Pov    | ver (  | On I   | nitia  | liza   | tion   |        |        |        |          |      |     |   |   |     |      |   |   |             |
| 0           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0         | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0        | 0    | 1   | 1 | 1 | 1   | 1    | 1 | 1 | 1           |
| 3<br>1      | 3<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1    | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9        | 8    | 7   | 6 | 5 | 4   | 3    | 2 | 1 | 0           |
|             | 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | хF     |        |        |        |        | flex   | =111   | 111    | 1110      |        |        |        | 1      |        | clier  | nt_id  |        | 0      |        | reg    | set=     | 000  | 000 |   | r | eg= | 1100 |   | 0 | 0           |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        |        |        |        |        |        |           |        |        | Pow    | ver (  | )n I   | nitia  | liza   | tion   |        |        |        |          |      |     |   |   |     |      |   |   |             |
| 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1         | 1      | 1      | 0      | 1      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0        | 0    | 0   | 0 | 1 | 1   | 0    | 0 | 0 | 0           |

### 1.8.1.1.1 TOC\_MONARCH\_CLIENT\_ID Register

|           |        | Size: 64-bit only |
|-----------|--------|-------------------|
| Field     | Access | Description       |
| reg       | R      | register number   |
| regset    | R      | register set      |
| client_id | R/W    | client_id         |
| flex      | R      | flex              |

#### Register 1: TOC\_MONARCH\_CLIENT\_ID Register

There is a bit in the IOC\_CTRL register that is used to enable the TOC function. This bit is cleared (disabled) at power-up and must be initialized by firmware. The bit is also cleared anytime a TOC is issued and must be set before additional TOC's will be issued. This has the effect of de-bouncing the TOC signal.

# 1.9 PIO Address Decoding

The RBIB will forward all I/O addresses to the R2I block. The R2I block will then attempt to decode the address into one of several possible destinations. Table 4 shows the possible destinations and their respective address ranges for PIO transactions. Transactions that do not hit in one of these ranges will be discarded.

| Destination | Starting Address | Block<br>Size | Description                                                                                                        |
|-------------|------------------|---------------|--------------------------------------------------------------------------------------------------------------------|
| R2I_regbus  | 0xFF_FED0_0000   | 128KB         | All Astro registers in the Runway frequency<br>domain. This includes registers in the MC, RBIB,<br>and R2I blocks. |

| Revision 1.2 02/17/00 | Page 5 of 27 |
|-----------------------|--------------|

| Destination                             | Starting Address | Block<br>Size | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------|------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOC_regbus                              | 0xFF_FED2_0000   | 64KB          | All Astro registers in the I/O frequency domain.<br>These transactions will be forwarded to the cd_fifo<br>with a type indicating an IOC register access.                                                                                                                                                                                                                                                                    |
| Elroy_regbus                            | 0xFF_FED3_0000   | 64KB          | These transactions will be forwarded to the cd_fifo<br>with a type indicating an Elroy register access.                                                                                                                                                                                                                                                                                                                      |
| PDH                                     | 0xF0_F000_0000   | 16MB          | These transactions will be forwarded to the PDH block in Dillon.                                                                                                                                                                                                                                                                                                                                                             |
| Interrupt<br>Acknowledge                | 0xFF_FEF0_0000   | 1M            | A read_short to any address in this range will result<br>in an interrupt acknowledge transaction. The<br>preferred address to use is FF_FEFE_0000.<br>Interrupt acknowledge has not been tested in Astro<br>and is not expected to be used.                                                                                                                                                                                  |
| PCI I/O port space<br>distributed range | 0xFF_FEE0_0000   | 2K-512K       | Transactions in this address range will get<br>converted to PCI I/O space (IOS) transactions.<br>Each Elroy can use a maximum of 64KB of IOS.<br>This range allows software to get to every address<br>on every Elroy when set to its maximum size.<br>Inter-rope P2P will not work if this range is greater<br>than 64KB. The lower 16-bits of the Runway<br>address are used as the PCI address for these<br>transactions. |
| PCI I/O port space<br>directed range    | programmable     | 256B-<br>64KB | Transactions in this address range will get<br>converted to PCI I/O space (IOS) transactions.<br>Each Elroy can use a maximum of 64KB of IOS.                                                                                                                                                                                                                                                                                |
| PCI LMMIO space<br>distributed range    | programmable     | 8-64MB        | Addresses in this space will be divided into 8 equal<br>segments (one per rope). Transactions will be<br>forwarded to the appropriate rope and result in a<br>PCI memory transaction with a 32-bit address. The<br>lower 32-bits of the Runway address will be used<br>for the PCI address.                                                                                                                                  |
| PCI LMMIO space<br>directed range0      | programmable     | 1-64MB        | Transactions in this address space will be<br>forwarded to the appropriate rope and result in a<br>PCI memory transaction. The lower 32-bits of the<br>address will be used for the PCI address. The<br>destination rope is programmable.                                                                                                                                                                                    |
| PCI LMMIO space<br>directed range1      | programmable     | 1-64MB        | Transactions in this address space will be<br>forwarded to the appropriate rope and result in a<br>PCI memory transaction. The lower 32-bits of the<br>address will be used for the PCI address. The                                                                                                                                                                                                                         |

Η

| Destination                              | Starting Address | Block<br>Size | Description                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------|------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          |                  |               | destination rope is programmable.                                                                                                                                                                                                                                                                                                                           |
| PCI LMMIO space<br>directed range2       | programmable     | 1-64MB        | Transactions in this address space will be<br>forwarded to the appropriate rope and result in a<br>PCI memory transaction. The lower 32-bits of the<br>address will be used for the PCI address. The<br>destination rope is programmable.                                                                                                                   |
| PCI LMMIO space<br>directed range3       | programmable     | 1-64MB        | Transactions in this address space will be<br>forwarded to the appropriate rope and result in a<br>PCI memory transaction. The lower 32-bits of the<br>address will be used for the PCI address. The<br>destination rope is programmable.                                                                                                                   |
| PCI GMMIO<br>distributed memory<br>space | programmable     | 4-16GB        | Addresses in this space will be divided into 8 equal<br>segments. The first 64MB of each segment will be<br>mapped down to 64KB of IOS for that rope. All<br>other addresses will result in a PCI memory<br>transaction with a dual address cycle (DAC). The<br>entire Runway address will be used to generate the<br>PCI addresses for these transactions. |

#### **Table 4: Decoder Ranges**

All programmable ranges are required to be naturally aligned and a power of 2 in size. There are two types of ranges, directed and distributed. All transactions with addresses in a directed range are forwarded to a specific rope. The distributed range is divided into 8 equal segment with each segment tied to a specific rope. These ranges are specified by a set of three register, a BASE register, a MASK register and a ROUTE register. The BASE register contains the starting address for the address range. The "Range Enable" bit (RE) in the BASE register is set to enable the range registers for decoding. The mask register specifies the size of the range by specifying which bits in the base register are compared with the incoming address. A "1" in the mask register will cause the same bit position in the base register to be compared with the incoming address. A "0" in the mask register will inhibit the compare for that position. If the incoming address matches the base register in all bit positions that are doing compares the address is considered to fall within that range. The ROUTE register specifies the rope number for directed ranges and the bit positions in the incoming address to use for the rope number in distributed ranges. Bits which are specified as "unimplemented" will always return a 0 when read and are not affected by writes. The unimplemented bits will not be used during compares. Directed ranges will always take precedence over distributed ranges. Directed ranges should not overlap with each other.

### 1.9.1 PCI GMMIO Distributed Range Registers

The PCI GMMIO distributed range is 4GB-16GMB in size and is distributed evenly between all 8 ropes. The first 64MB of each segment of this range is used for I/O port space. The PCI address for I/O port space accesses will be {16'h0000,adr[25:12],adr[1:0]} where adr[39:0] is the address generated by the CPU. I/O port space accesses are restricted to aligned 4-byte (or less) transactions. If transactions cross a 4-byte address boundary then only the bytes in the lower 4 byte lanes will be transferred. The I/O port space accesses can be disabled by setting a bit in the IOC\_CTRL register. All other Runway PIO transactions to this range will result in DAC PCI memory space transactions using the full Runway address and directed to the specified rope.

| M<br>S<br>B |        |        |        |        |        |        |        |        | G      | M<br>(a |        |        |        |        |        |        |        |        |        | _      | ist<br>78) |   |   |   |   |   |   |   |   |   | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|---|---|---|---|---|---|---|---|---|-------------|
| 6<br>3      |        |        |        |        |        |        |        |        |        |         |        |        |        |        |        | 3<br>2 |        |        |        |        |            |   |   |   |   |   |   |   |   |   |             |
|             |        |        |        |        |        |        |        |        |        |         |        |        | Pov    | ver (  | )n I   | nitia  | liza   | tion   |        |        |            |   |   |   |   |   |   |   |   |   |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0 | 0 | 1 | 1 | 1 | 1 | Х | Χ | Χ | Χ           |
| 3<br>1      | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1  | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0     | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|             |        |        |        |        |        |        |        |        |        |         |        |        | u      | nimj   | olem   | ente   | ed     |        |        |        |            |   |   |   |   |   |   |   |   | ] | RE          |
|             |        |        |        |        |        |        |        |        |        |         |        |        | Pov    | ver (  | )n I   | nitia  | liza   | tion   |        |        |            |   |   |   |   |   |   |   |   |   |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           |

|          |        | Size: 64-bit only         |
|----------|--------|---------------------------|
| Field    | Access | Description               |
| base_adr | R/W    | Base address of the range |
| RE       | R/W    | Range Enable              |

**Register 2: GMMIO\_DIST\_BASE Register** 

| M<br>S<br>B |        |        |        |        |        |        |        |        | GI     | MN<br>(ac |        |        |        |        |        |             | IA)<br>FE |        |        | -      | -      |   |   |   |   |   |   |   |   |   | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|--------|--------|--------|--------|--------|-------------|-----------|--------|--------|--------|--------|---|---|---|---|---|---|---|---|---|-------------|
| 6<br>3      |        |        |        |        |        |        |        |        |        |           |        |        |        |        |        | 3<br>2<br>x |           |        |        |        |        |   |   |   |   |   |   |   |   |   |             |
|             |        |        |        |        |        |        |        |        |        |           |        |        | Pov    | ver (  | )n I   | nitia       | liza      | tion   |        |        |        |   |   |   |   |   |   |   |   |   |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0         | 0      | 0      | 0      | 0      | 0      | 0           | 0         | 0      | 0      | 0      | 0      | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Х           |
| 3<br>1      | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1    | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5      | 1<br>4    | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|             |        |        |        |        |        |        |        |        |        |           |        |        |        | uni    | mple   | emei        | ıted      |        |        |        |        |   |   |   |   |   |   |   |   |   |             |
|             |        |        |        |        |        |        |        |        |        |           |        |        | Pov    | ver (  | )n I   | nitia       | ıliza     | tion   |        |        |        |   |   |   |   |   |   |   |   |   |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0         | 0      | 0      | 0      | 0      | 0      | 0           | 0         | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           |

| Size: 64-bit only |        |                                                                |  |  |  |  |  |  |  |  |
|-------------------|--------|----------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Field             | Access | Description                                                    |  |  |  |  |  |  |  |  |
| adr_mask          | R/W    | Selects which bits of the address to use during the comparison |  |  |  |  |  |  |  |  |

#### Register 3: GMMIO\_DIST\_MASK Register

| M<br>S<br>B |                         | GMMIO_DIST_ROUTE Register (address 0xFF_FED0_0388) |        |        |        |        |        |        |        |        |        |        |        |        | S      |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|-------------|-------------------------|----------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 6<br>3      | 6<br>2                  | 6<br>1                                             | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2 |
|             |                         | rid_lsb unimplemented Power On Initialization      |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|             |                         |                                                    |        |        |        |        |        |        |        |        |        |        | POV    | ver u  | Jn I   | niua   | inza   | tion   |        |        |        |        |        |        |        |        |        |        |        |        |        |
| Х           | Χ                       | Χ                                                  | Χ      | Х      | Х      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| 3<br>1      | 3<br>0                  | 2<br>9                                             | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|             |                         |                                                    |        |        |        |        |        |        |        |        |        |        |        | uni    | mpl    | emei   | nted   |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|             | Power On Initialization |                                                    |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 0           | 0                       | 0                                                  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

|         |        | Size: 64-bit only             |
|---------|--------|-------------------------------|
| Field   | Access | Description                   |
| rid_lsb | R/W    | rope ID least significant bit |

#### Register 4: GMMIO\_DIST\_ROUTE Register

The rid\_lsb field of the GMMIO\_DIST\_ROUTE register is the routing ID and specifies which bit of the incoming address is the least significant bit of the 3-bit rope number. Legal values for rid\_lsb are 29-33.

### 1.9.2 PCI LMMIO Distributed Range Registers

The PCI LMMIO distributed range is 8MB-64MB in size and is distributed evenly between all 8 ropes. Runway PIO transactions to this range will result in SAC PCI memory space transaction to the specified rope.

| M<br>S<br>B |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        |        |        |        |        | L      |        |        |        |        |        |        |        | AS<br>FE |        |        | $\sim$ |        |   |   |   |   |   |   |   |   |   | L<br>S<br>B |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----------|--------|--------|--------|--------|---|---|---|---|---|---|---|---|---|-------------|
| 6<br>3      | 6       6       6       5       5       5       5       5       5       5       5       5       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3 |        |        |        |        |        |        |        |        |        |        |        | 3<br>2 |        |        |        |          |        |        |        |        |   |   |   |   |   |   |   |   |   |             |
|             | unimplemented 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |        |        |        |        |        |        |        |        |        |        | 1      |        |        |        |          |        |        |        |        |   |   |   |   |   |   |   |   |   |             |
|             | Power On Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |          |        |        |        |        |   |   |   |   |   |   |   |   |   |             |
| 0           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0        | 0      | 0      | 0      | 0      | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1           |
| 3<br>1      | 3<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4   | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
| 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1      | 1      |        | ba     | se_a   | dr     |        |        |        |        |        |        |        |        |        |          | uni    | nple   | emei   | nted   |   |   |   |   |   |   |   |   |   | RE          |
|             | Power On Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |          |        |        |        |        |   |   |   |   |   |   |   |   |   |             |
| 1           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1      | 1      | Х      | Х      | Х      | Х      | Х      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0        | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           |

| Size: 64-bit only |        |                           |  |  |  |  |  |  |  |
|-------------------|--------|---------------------------|--|--|--|--|--|--|--|
| Field             | Access | Description               |  |  |  |  |  |  |  |
| base_adr          | R/W    | Base address of the range |  |  |  |  |  |  |  |
| RE                | R/W    | Range Enable              |  |  |  |  |  |  |  |

#### Register 5: LMMIO\_DIST\_BASE Register

| M<br>S<br>B |                                  |                                             |        |        |        |        |        |        | LI     |        |        |        |        |        |        |        | [AS<br>FE] |        |        | -      |        |        |        |        |        |        |        |        |        |        | L<br>S<br>B |
|-------------|----------------------------------|---------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|
| 6<br>3      | 6<br>2                           | 6<br>1                                      | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6     | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2      |
|             |                                  | unimplemented 1   1   1   1   1   1   1   1 |        |        |        |        |        |        |        |        |        |        |        |        |        |        |            |        |        |        |        |        |        |        |        |        |        |        |        |        |             |
|             |                                  |                                             |        |        |        |        |        |        |        |        |        |        | Pov    | ver (  | )n I   | nitia  | liza       | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0                                | 0                                           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1           |
| 3<br>1      | 3<br>0                           | 2<br>9                                      | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4     | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0           |
| 1           | 1 1 1 1 1 adr mask unimplemented |                                             |        |        |        |        |        |        |        |        |        |        |        |        |        |        |            |        |        |        |        |        |        |        |        |        |        |        |        |        |             |
|             | Power On Initialization          |                                             |        |        |        |        |        |        |        |        |        |        |        |        |        |        |            |        |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 1           | 1                                | 1                                           | 1      | 1      | 1      | X      | X      | Х      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           |

|          |        | Size: 64-bit only                                              |
|----------|--------|----------------------------------------------------------------|
| Field    | Access | Description                                                    |
| adr_mask | R/W    | Selects which bits of the address to use during the comparison |

#### Register 6: LMMIO\_DIST\_MASK Register

| Revision | 1.2 | 02/17/00 |
|----------|-----|----------|
|----------|-----|----------|

| M<br>S<br>B | LWIWIO_DIST_KOUTE Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |        |        |        |        |        |        |        |        |        |        | L<br>S<br>B |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|---|---|---|---|---|---|---|---|---|---|
| 6<br>3      | 6       6       5       5       5       5       5       5       5       5       5       5       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3       3 |                         |        |        |        |        |        |        |        |        |        |        |             |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power On Initialization |        |        |        |        |        |        |        |        |        |        |             |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
| Х           | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Х                       | Х      | Х      | Χ      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 3<br>1      | 3<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2<br>9                  | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8      | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|             | unimplemented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |        |        |        |        |        |        |        |        |        |        |             |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
|             | Power On Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |        |        |        |        |        |        |        |        |        |        |             |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
| 0           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

|         |        | Size: 64-bit only             |
|---------|--------|-------------------------------|
| Field   | Access | Description                   |
| rid_lsb | R/W    | rope ID least significant bit |

#### **Register 7: LMMIO\_DIST\_ROUTE Register**

The rid\_lsb field of the LMMIO\_DIST\_ROUTE register is the routing ID and specifies which bit of the incoming address is the least significant bit of the 3-bit rope number. Legal values for rid\_lsb are 20-23.

### 1.9.3 PCI LMMIO Directed Range Registers

Astro supports 4 directed ranges for PCI transactions. The PCI LMMIO directed ranges are 8MB-64MB in size and are directed to a single rope. If peer-to-peer is supported then each rope is restricted to using a maximum of two LMMIO ranges. These two ranges could come from the distributed range and one directed range or from two directed ranges (if the distributed range is never used for that rope). Runway PIO transactions to this range will result in SAC PCI memory space transaction to the specified rope. The PCI address will be the lower 32-bits of the Runway address.

Astro has four copies of each of the LMMIO range registers which are described in Register 8, Register 9 and Register 10. Table 5 gives the address and name for each of the 12 registers.

| Register Name       | Address        |
|---------------------|----------------|
| LMMIO_DIRECT0_BASE  | 0xFF_FED0_0300 |
| LMMIO_DIRECT0_MASK  | 0xFF_FED0_0308 |
| LMMIO_DIRECT0_ROUTE | 0xFF_FED0_0310 |
| LMMIO_DIRECT1_BASE  | 0xFF_FED0_0318 |

| LMMIO_DIRECT1_MASK  | 0xFF_FED0_0310 |
|---------------------|----------------|
| LMMIO_DIRECT1_ROUTE | 0xFF_FED0_0328 |
| LMMIO_DIRECT2_BASE  | 0xFF_FED0_0330 |
| LMMIO_DIRECT2_MASK  | 0xFF_FED0_0338 |
| LMMIO_DIRECT2_ROUTE | 0xFF_FED0_0340 |
| LMMIO_DIRECT3_BASE  | 0xFF_FED0_0348 |
| LMMIO_DIRECT3_MASK  | 0xFF_FED0_0350 |
| LMMIO_DIRECT3_ROUTE | 0xFF_FED0_0358 |

### Table 5: LMMIO\_DIRECT Register Addresses

| M<br>S<br>B |        |        |        |        |        |        |        | L      | M      | M      | IC     | )_I    | DI     | RF     | C      | <b>T</b> _ | B      | 4S     | E      | Re     | egi    | ste    | er     |        |        |        |        |        |        |        | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7     | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2      |
|             |        |        |        |        |        |        |        |        |        | uni    | mpl    | emei   | ıted   |        |        |            |        |        |        |        |        |        |        | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1           |
|             |        |        |        |        |        |        |        |        |        |        |        |        | Pov    | ver (  | On I   | nitia      | liza   | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1           |
| 3<br>1      | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5     | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0           |
| 1           | 1      | 1      | 1      |        | ba     | se_a   | dr     |        |        |        |        |        |        |        |        |            |        | uni    | mple   | emei   | ıted   |        |        |        |        |        |        |        |        |        | RE          |
|             |        |        |        |        |        |        |        |        |        |        |        |        | Pov    | ver (  | On I   | nitia      | liza   | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 1           | 1      | 1      | 1      | Х      | Х      | Х      | Х      | Х      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           |

|          |        | Size: 64-bit only         |
|----------|--------|---------------------------|
| Field    | Access | Description               |
| base_adr | R/W    | Base address of the range |
| RE       | R/W    | Range Enable              |

Register 8: LMMIO\_DIRECT\_BASE Register

| M<br>S<br>B |        |        |        |        |        |        | P      | CI_    | _L     | M      | M      | <b>I</b> 0 | _ <b>I</b> | )]]    | RE     | C'     | Г_     | M      | AS     | SK     | R      | eg     | ist    | er     |        |        |        |        |        |        | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1     | 5<br>0     | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2      |
|             |        |        |        |        |        |        |        |        |        | uni    | mple   | emei       | ited       |        |        |        |        |        |        |        |        |        |        | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1           |
|             |        |        |        |        |        |        |        |        |        |        |        |            | Pow        | ver (  | On I   | nitia  | liza   | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0          | 0          | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1           |
| 3<br>1      | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9     | 1<br>8     | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0           |
| 1           | 1      | 1      | 1      | 1      | 1      | ad     | r_m    | ask    |        |        |        |            |            |        |        |        |        | u      | nimj   | olem   | ente   | d      |        |        |        |        |        |        |        |        |             |
|             |        |        |        |        |        |        |        |        |        |        |        |            | Pow        | ver (  | On I   | nitia  | liza   | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 1           | 1      | 1      | 1      | 1      | 1      | Χ      | Х      | Χ      | 0      | 0      | 0      | 0          | 0          | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           |

|          |        | Size: 64-bit only                                              |
|----------|--------|----------------------------------------------------------------|
| Field    | Access | Description                                                    |
| adr_mask | R/W    | Selects which bits of the address to use during the comparison |

| <b>Register 9</b> | : LMMIO | _DIRECT_ | MASK | Register |
|-------------------|---------|----------|------|----------|
|-------------------|---------|----------|------|----------|

| M<br>S<br>B |        |        |        |        |        |        |        | LN     | AN     | ΛI     | 0_     | _ <b>D</b> ] | IR     | E      | СТ     | '_I    | RO     | U      | TE     | E R    | leg    | gist   | ter    | •      |        |        |        |        |        |        | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1       | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2      |
|             |        |        |        |        |        |        |        |        |        |        |        |              |        | uni    | mple   | emer   | nted   |        |        |        |        |        |        |        |        |        |        |        |        |        |             |
|             |        |        |        |        |        |        |        |        |        |        |        |              | Pov    | ver (  | )n I   | nitia  | lizat  | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0            | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           |
| 3           | 3      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 2      | 1            | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |        |        |        |        |        |        |        |        |        |             |
| 1           | 0      | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      | 9            | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0           |
|             |        |        |        |        |        |        |        |        |        |        |        | u            | nimj   | plem   | ente   | ed     |        |        |        |        |        |        |        |        |        |        |        |        | rop    | e_nu   | ım          |
|             |        |        |        |        |        |        |        |        |        |        |        |              | Pov    | ver (  | )n I   | nitia  | lizat  | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0            | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | Х      | Χ      | Χ           |

|          |        | Size: 64-bit only                              |
|----------|--------|------------------------------------------------|
| Field    | Access | Description                                    |
| rope_num | R/W    | Destination rope number for this address range |

#### **Register 10: LMMIO\_DIRECT\_ROUTE Register**

The rope\_num field specifies the rope number that will be the target of transactions with addresses in the directed range.

### **1.9.4 PCI I/O Port Space Distributed Range Registers**

The PCI IOP distributed range is 2KB-512KB in size and is distributed evenly between all 8 ropes. Runway PIO transactions to this range will result in a PCI I/O space transaction to the specified rope. The smallest range size (2KB) allows 256 bytes per rope. The largest size

| Revision 1.2 02/17/00 |  |
|-----------------------|--|
|-----------------------|--|

(512KB) allows the entire 64KB I/O ports space for each rope to be fully accessible by software. Note that this space resides at a fixed location and therefore only the RE bit in the base register can be modified. It should also be noted that inter-rope P2P is not possible if this range is made larger than 64KB.

| M<br>S<br>B |   |     |    |   |   |        |    |        |        |     |        |        |      |       |      |       | SE<br>FE |      | $\sim$ |         |      |       |     |   |   |   |   |   |   |   | L<br>S<br>B |
|-------------|---|-----|----|---|---|--------|----|--------|--------|-----|--------|--------|------|-------|------|-------|----------|------|--------|---------|------|-------|-----|---|---|---|---|---|---|---|-------------|
| 6           | 6 | 6   | 6  | 5 | 5 | 5      | 5  | 5      | 5      | 5   | 5      | 5      | 5    | 4     | 4    | 4     | 4        | 4    | 4      | 4       | 4    | 4     | 4   | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3           |
| 3           | 2 | 1   | 0  | 9 | 8 | 7      | 6  | 5      | 4      | 3   | 2      | 1      | 0    | 9     | 8    | 7     | 6        | 5    | 4      | 3       | 2    | 1     | 0   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2           |
|             |   |     |    |   |   |        |    |        |        | uni | mple   | emei   | ited |       |      |       |          |      |        |         |      |       |     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1           |
|             |   |     |    |   |   |        |    |        |        |     |        |        | Pov  | ver ( | )n I | nitia | liza     | tion |        |         |      |       |     |   |   |   |   |   |   |   |             |
| 0           | 0 | 0   | 0  | 0 | 0 | 0      | 0  | 0      | 0      | 0   | 0      | 0      | 0    | 0     | 0    | 0     | 0        | 0    | 0      | 0       | 0    | 0     | 0   | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1           |
| 3           | 3 | 2   | 28 | 2 | 2 | 2<br>5 | 24 | 23     | 22     | 2   | 2<br>0 | 1<br>9 | 1    | 17    | 1    | 15    | 1 4      | 13   | 1 2    | 1       | 1    | 9     | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
| 1           | 1 | 9   | 0  | 1 | 1 | 3      | 4  | 3<br>1 | 2<br>1 | 1   | 0      | 9      | 0    | /     | U    | 3     | 4        | 3    |        | 1<br>11 | mple |       | -   | 1 | U | 3 | 4 | 3 | 4 | 1 | RE          |
| H           | 1 | L T | 1  | 1 | 1 | 1      | U  | 1      | 1      | 1   | U      | v      | Dar  |       | ) I  |       | liza     | 4    |        | uIII    | mpie | enter | neu |   |   |   |   |   |   |   | KE          |
|             | 1 | r   |    |   |   |        | -  |        |        |     |        | -      | -    |       | -    | -     | -        | 1    | -      | 1       | 1    | -     | r   |   | 1 | 1 | 1 | 1 | 1 | 1 | _           |
| 1           | 1 | 1   | 1  | 1 | 1 | 1      | 0  | 1      | 1      | 1   | 0      | 0      | 0    | 0     | 0    | 0     | 0        | 0    | 0      | 0       | 0    | 0     | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           |

|       |        | Size: 64-bit only |
|-------|--------|-------------------|
| Field | Access | Description       |
| RE    | R/W    | Range Enable      |

#### Register 11: IOS\_DIST\_BASE Register

| M<br>S<br>B |        |        |        |        |        |        |        |        |        |               |                |                |                |        |        |        | SK<br>FE |        | <u> </u> |        |        |        |        |             |             |             |             |             |             |             | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|----------------|----------------|----------------|--------|--------|--------|----------|--------|----------|--------|--------|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3<br>uni | 5<br>2<br>mple | 5<br>1<br>emei | 5<br>0<br>nted | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6   | 4<br>5 | 4<br>4   | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9<br>1 | 3<br>8<br>1 | 3<br>7<br>1 | 3<br>6<br>1 | 3<br>5<br>1 | 3<br>4<br>1 | 3<br>3<br>1 | 3<br>2<br>1 |
|             |        |        |        |        |        |        |        |        |        |               |                |                | Pov            | ver (  | On I   | nitia  | aliza    | tion   |          |        |        |        |        |             |             |             |             |             |             |             |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0             | 0              | 0              | 0              | 0      | 0      | 0      | 0        | 0      | 0        | 0      | 0      | 0      | 0      | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
| 3<br>1      | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1        | 2<br>0         | 1<br>9         | 1<br>8         | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4   | 1<br>3 | 1<br>2   | 1<br>1 | 1<br>0 | 9      | 8      | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| 1           | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1             | 1              | 1              |                |        | a      | ıdr_   | mas      | k      |          |        |        |        |        | u           | nimj        | plem        | ente        | ed          |             |             |             |
|             |        |        |        |        |        |        |        |        |        |               |                |                | Pov            | ver (  | On I   | nitia  | aliza    | tion   |          |        |        |        |        |             |             |             |             |             |             |             |             |
| 1           | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1             | 1              | 1              | Х              | X      | Х      | Χ      | Χ        | X      | Χ        | Χ      | 0      | 0      | 0      | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

|          |        | Size: 64-bit only                                              |
|----------|--------|----------------------------------------------------------------|
| Field    | Access | Description                                                    |
| adr_mask | R/W    | Selects which bits of the address to use during the comparison |

#### Register 12: IOS\_DIST\_MASK Register

Η

| M<br>S<br>B |        |                         |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        | stei<br>AO) |   |   |   |   |   |   |   |   |   | L<br>S<br>B |
|-------------|--------|-------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|---|---|---|---|---|---|---|---|---|-------------|
| 6<br>3      | 6<br>2 |                         |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |             |   |   |   |   |   |   |   |   |   |             |
| _           |        | Power On Initialization |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |             |   |   |   |   |   |   |   |   |   |             |
| Х           | Х      | Χ                       | Х      | Х      | Χ      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           |
| 3<br>1      | 3<br>0 | 2<br>9                  | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0      | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|             |        | unimplemented           |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |             |   |   |   |   |   |   |   |   |   |             |
|             |        | Power On Initialization |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |             |   |   |   |   |   |   |   |   |   |             |
| 0           | 0      | 0                       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           |

|         |        | Size: 64-bit only                |
|---------|--------|----------------------------------|
| Field   | Access | Description                      |
| rid_lsb | R/W    | Routing ID least significant bit |

#### **Register 13: IOS\_DIST\_ROUTE Register**

The rid\_lsb field of the PCI\_IOP\_DIST\_ROUTE register is the routing ID and specifies which bit of the incoming address is the least significant bit of the 3-bit rope number. Legal values for rid\_lsb are 8-16.

### 1.9.5 PCI I/O Port Space Directed Range Registers

The PCI IOP directed range is 2KB-64KB. Runway PIO transactions to this range will result in a PCI I/O space transaction to the rope specified by the PCI\_IOP\_DIRECT\_ROUTE register. The smallest range size (2KB) allows 256 bytes per rope. The largest size (64KB) allows the entire 64KB I/O port to be directed to any single rope. Note that this range can be used to emulate the Dino I/O registers by setting the PCI\_IOP\_DIRECT\_ROUTE register for every access to IOP.

| M<br>S<br>B |        | IOS_DIRECT_BASE RegisterL(address 0xFF_FED0_03C0)B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 6<br>3      | 6<br>2 | 6<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2 |
|             |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        |        |        |        |        | uni    | mple   | emei   | ıted   |        |        |        |        |        |        |        |        |        |        | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |
|             |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |        |        |        |        |        |        |        |        |        | Pov    | ver (  | On I   | nitia  | aliza  | tion   |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 0           | 0      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |
| 3<br>1      | 3      | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2<br>8 | 27     | 2      | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2      | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 13     | 12     | 1<br>1 | 1      | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| 1           | 1      | 1       1       1       1       1       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|             |        | Power On Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 1           | 1      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1      | 1      | 1      | 1      | 0      | 1      | 1      | 1      | 0      | 0      | 0      | 0      | 0      | Х      | Х      | Χ      | Х      | Х      | Х      | Х      | Χ      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

|          | Size: 64-bit only |                           |  |  |  |  |  |  |  |  |  |  |
|----------|-------------------|---------------------------|--|--|--|--|--|--|--|--|--|--|
| Field    | Access            | Description               |  |  |  |  |  |  |  |  |  |  |
| base_adr | R/W               | Base address of the range |  |  |  |  |  |  |  |  |  |  |
| RE       | R/W               | Range Enable              |  |  |  |  |  |  |  |  |  |  |

### Register 14: IOS\_DIRECT\_BASE Register

| M<br>S<br>B |        |                         |        |        |        |        |        |        |        |               |                |                |                |        |        |        | AS<br>El |        |        | $\sim$ |        |        |        |             |             |             |             |             |             |             | L<br>S<br>B |
|-------------|--------|-------------------------|--------|--------|--------|--------|--------|--------|--------|---------------|----------------|----------------|----------------|--------|--------|--------|----------|--------|--------|--------|--------|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1                  | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3<br>uni | 5<br>2<br>mple | 5<br>1<br>emer | 5<br>0<br>nted | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6   | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9<br>1 | 3<br>8<br>1 | 3<br>7<br>1 | 3<br>6<br>1 | 3<br>5<br>1 | 3<br>4<br>1 | 3<br>3<br>1 | 3<br>2<br>1 |
|             |        | Power On Initialization |        |        |        |        |        |        |        |               |                |                |                |        |        |        |          |        |        |        |        |        |        |             |             |             |             |             |             |             |             |
| 0           | 0      | 0                       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0             | 0              | 0              | 0              | 0      | 0      | 0      | 0        | 0      | 0      | 0      | 0      | 0      | 0      | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           |
| 3<br>1      | 3<br>0 | 2<br>9                  | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1        | 2<br>0         | 1<br>9         | 1<br>8         | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4   | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| 1           | 1      | 1                       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1             | 1              | 1              | 1              | 1      | 1      |        |          | 8      | ldr_   | mas    | k      |        |        |             |             | unii        | mple        | emer        | nted        |             |             |
|             |        | Power On Initialization |        |        |        |        |        |        |        |               |                |                |                |        |        |        |          |        |        |        |        |        |        |             |             |             |             |             |             |             |             |
| 1           | 1      | 1                       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1             | 1              | 1              | 1              | 1      | 1      | Х      | Χ        | Х      | Х      | Х      | Х      | Х      | Х      | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

|          |        | Size: 64-bit only                                              |
|----------|--------|----------------------------------------------------------------|
| Field    | Access | Description                                                    |
| adr_mask | R/W    | Selects which bits of the address to use during the comparison |

### Register 15: IOS\_DIRECT\_MASK Register

| M<br>S<br>B |        | IOS_DIRECT_ROUTE RegisterL(address 0xFF_FED0_03D0)B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |        |        |        |        |        |        |        |        | S      |        |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---|---|---|---|---|---|---|---|---|---|
| 6<br>3      | 6<br>2 | 6       6       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       5       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4       4                                                                                                               |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
|             |        | Power On Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
| 0           | 0      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 3<br>1      | 3<br>0 | 2<br>9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|             |        | unimplemented rope                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
|             |        | Power On Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |
| 0           | 0      | Power On Initialization           0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |

|          |        | Size: 64-bit only                              |
|----------|--------|------------------------------------------------|
| Field    | Access | Description                                    |
| rope_num | R/W    | Destination rope number for this address range |

#### Register 16: IOS\_DIRECT\_ROUTE Register

The rope field of the IOS\_DIRECT\_ROUTE register the 3-bit rope number for this range.

### **1.10 Transaction ID Encodings**

The R2I block encodes information in the Runway transaction ID's it uses when mastering a Runway transaction. Table 6 defines the TID encodings.

| TID    | Description                                                                                                                      |
|--------|----------------------------------------------------------------------------------------------------------------------------------|
| 00XXXX | DMA read data – The XXXX specifies the cacheline entry where the returning data should be stored.                                |
| 010XXX | P2P read - The result of a PCI initiated read.<br>XXX specifies the destination rope number.<br>This is not a tested operations. |
| 10XXXX | TLB miss data from the IOPDIR - XXXX specifies the location in the TC to store the data.                                         |
| 110000 | Used for PCI initiated writes. This is<br>supported only for writes to CPU registers<br>(Interrupts).                            |

#### Table 6:IOC TID Encodings

| Г |  |
|---|--|
|   |  |

# **1.11 Coherency Control**

The R2I block is responsible for the cache coherency checks required to keep the I/O cache coherent. When a coherent transaction is detected on Runway the R2I block will cause the CTAG to compare the address on the bus to any valid lines that may be stored at the time. The results of the compare will be written to the CC\_FIFO. The CC\_FIFO is 9 bits wide (hit, hit\_cea[3:0], coh\_adr\_type[2:0], ioc\_trans) and 16 entries deep. The Runway protocol will prevent the CC\_FIFO from ever overflowing.

Another state machine in the R2I block (CC\_CTRL) will unload the CC\_FIFO and drive the results of the coherency check to the RBIB using the IOC\_COH [1:0] signals. Table 7 outlines the possible conditions and the resulting action that must be taken when unloading the CC\_FIFO. Ownership of the line is assumed (the own bit is set) once a response has been given on the IOC\_COH signals to the initial transaction that requested the data. Astro 2.0 and later made a change that prevents DMA data from being used by the IOC until Astro has ownership of the line. This is not required by the Runway spec but avoids many nasty coherency related corner cases.

### 1.11.1 Sync Transactions

If there is a cache\_sync or dma\_sync transaction on Runway, the IOC will mark all the lines in the cache that are queued to be flushed. Once those lines have all been flushed the R2I block is free to sign-off on the original sync transaction. Note that the sync transaction does not flush the entire cache. As a result the sync transaction will only have the desired results when doing inbound DMA with full cachelines or with the aggressive flush hint set.

If there are no sync transactions in progress the sync operation will be started immediately following the transaction. If there is already a pending sync, the sync will not be initiated until the sync transaction reaches the head of the CC\_FIFO.

| hit | IOC<br>trans | type               | line<br>status | Action Required                                                                                                                                                                                 |
|-----|--------------|--------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NA  | 1            | NA                 | NA             | Indicate OK                                                                                                                                                                                     |
| NA  | NA           | init_sync          | NA             | Wait for the sync_complete signal to be asserted<br>by the cache and then indicate OK                                                                                                           |
| NA  | NA           | sync               | NA             | Assert the dma_sync signal and then wait for<br>the sync_completed signal to be asserted. Then<br>indicate OK.                                                                                  |
| 1   | 0            | shared             | shared         | Indicate shared                                                                                                                                                                                 |
| 1   | 0            | shared or<br>flush | priv0          | Assert the invalidate signal. Wait for invalid<br>response. If still priv0 then indicate OK<br>immediately, else queue the line for a writeback,<br>indicate OK when the writeback is complete. |

| hit | IOC<br>trans | type               | line<br>status | Action Required                                                             |
|-----|--------------|--------------------|----------------|-----------------------------------------------------------------------------|
| 1   | 0            | shared or<br>flush | priv           | Queue the line for a writeback, indicate OK when the writeback is complete. |
| 1   | 0            | shared or<br>flush | unowned        | Indicate OK                                                                 |

Table 7: Actions required in response to coherency checks.

# 1.12 Non-Coherent Mode

Due to the complexity of cache coherency, Astro added a non-coherent mode to work around potential bugs with the initial silicon. When in this mode all IOC initiated transactions will be issued as READ transactions (instead of READ\_PRIV or READ\_SHAR\_OR\_PRIV). The IOC\_TRANS bit will be set for all entries in the CC\_FIFO which results in a quick OK response from the IOC for all transactions without actually looking in the cache. For full cacheline writes there would be no reads required prior to writing the data to memory.

It is important in non-coherent mode that cachelines not be allowed to remain in the cache. Unused cachelines will become stale and may be used by the next I/O device to do DMA to that address. The problem is most easily avoided turning off all prefetching and turning on aggressive flushing. A carefully written driver can still prefetch as long as all prefetched cachelines are eventually consumed. This is accomplished by always stopping the DMA burst at a "block boundary". Block boundaries can be set to naturally aligned 512, 1K, 2K, or 4K address boundaries by selecting the appropriate DMA hint.

Non-coherent mode was used for the initial turn-on of Asto 1.0 only until the software was capable of supporting coherent mode. This mode has not been tested since.

# 1.13 Mastering a Runway Transaction

The AIOC has several sources of transactions which need to be mastered on Runway. All the requests the AIOC is capable of generating are listed in Table 8. Note that all requests are passed directly to the Runway bus. The AIOC has separate request/grant lines for all types of requests. The RBIB determines the relative priorities by the way it issues the grant signals.

| Туре           | Description                                                                                                                                                                                                                                                                                            |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IO read return | This is the result of a PIO read from a CPU or a peer-to-peer read<br>between ropes (could be MMIO or IOP). The MID and TID from the<br>original transaction will be used. The maximum data size is 8 bytes.<br>The byte enables will be set to reflect the side of the bus that contains<br>the data. |

| IO read request     | An IO read request is usually the result of a peer-to-peer transaction<br>although it could be a PCI device reading a register in a CPU or an<br>Astro register. All read requests will be "F" extended prior to issuing<br>them on Runway. TID[5] will always be set to reflect the fact that this<br>is an I/O generated request (probably peer-to-peer). TID[2:0] will be<br>set to the requesting rope number. A maximum of 8 bytes will be<br>requested. This transaction type is not supported. |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IO write request    | Usually the result of a P2P transaction or a PCI interrupt. Causes a write_short on Runway. The request will be "F" extended prior to issuing it on Runway.                                                                                                                                                                                                                                                                                                                                           |
| Memory read request | Requests can be shared, private or private0. They are always a full cacheline in size. Requests can be generated by either the cache or the TLB. TID[4] is set to indicate a TLB generated request. TID[3:0] are used to identify the cache or TLB entry to store the data when it is returned. If the request is marked as private0, no data is required to successfully complete the transaction. The AIOC will always attempt to issue back-to-back requests to maximize Runway bandwidth.         |
| Memory write        | Memory writes are always a full cacheline. They are issued as the result of flushing algorithms in the cache or because of a dirty-hit during a coherency check.                                                                                                                                                                                                                                                                                                                                      |

#### **Table 8:AIOC Generated Requests**

### 1.14 Other R2I Registers

All registers in the R2I block are 64-bits registers. Bits that are defined as unimplemented will return 0's when read and should be written with 0's during write transactions.

### 1.14.1 Revision ID Register

The Revision ID register (RID) is a read-only register used by software to identify the Revision number of Astro. The Astro RID is defined in Register 17.

| M<br>S<br>B |        |        |        |        |        |        |        |        |        | (a     | dd     |        |        |                |        | -      | ist<br>FE      |        | )_(    | )0(    | )0)    |        |        |        |        |        |        |        |        |        | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----------------|--------|--------|----------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9<br>1111 | 4<br>8 | 4<br>7 | 4<br>6<br>nted | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2      |
|             |        |        |        |        |        |        |        |        |        |        |        |        |        |                |        |        | liza           |        |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0              | 0      | 0      | 0              | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           |
| 3<br>1      | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2 | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7         | 1<br>6 | 1<br>5 | 1<br>4         | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0           |
|             |        |        |        |        |        |        |        |        |        |        | u      | nimj   | olen   | iente          | ed     |        |                |        |        |        |        |        |        |        |        |        |        | r      | ev_i   | d      |             |
|             |        |        |        |        |        |        |        |        |        |        |        |        | Pov    | ver (          | On I   | nitia  | ıliza          | tion   |        |        |        |        |        |        |        |        |        |        |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0              | 0      | 0      | 0              | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0           |

| Size: 64-bit only |        |                                                                |  |  |  |  |  |  |  |  |  |
|-------------------|--------|----------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Field             | Access | Description                                                    |  |  |  |  |  |  |  |  |  |
| rev_id[2:0]       | R      | $(rev_id[2:0] + 1)$ is the major revision number of this Astro |  |  |  |  |  |  |  |  |  |
| rev_id[4:3]       | R      | rev_id[4:3] is the minor revision number of this Astro         |  |  |  |  |  |  |  |  |  |

#### **Register 17: Revision ID Register**

For example:

rev\_id[4:0] = 5'b00000 => Astro 1.0

rev\_id[4:0] = 5'b01001 => Astro 2.1

rev\_id[4:0] = 5'b00010 => Astro 3.0

### 1.14.2 I/O Control Register

The I/O Control register (IOC\_CTRL) is defined in Register 18. The definition of each bit position is given in Table 9. The IOC\_CTRL powers up with values believed to be the normal mode of operation. Most bits are provided as a means to deal with unexpected features (bugs) discovered after tape-release. One exception is the TE bit which needs to be set to re-enable TOC's following a TOC.

| M<br>S<br>B |        | IOC_CTRL RegisterL<br>S<br>B(address 0xFF_FED0_0008)B |                         |        |        |        |        |        |                       |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|-------------|--------|-------------------------------------------------------|-------------------------|--------|--------|--------|--------|--------|-----------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 6<br>3      | 6<br>2 | 6<br>1                                                | 6<br>0                  | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4                | 5<br>3 | 5<br>2 | 5<br>1 | 5<br>0 | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4 | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6 | 3<br>5 | 3<br>4 | 3<br>3 | 3<br>2 |
|             |        |                                                       |                         |        |        |        |        |        |                       |        |        |        |        | uni    | mple   | emei   | nted   |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|             |        |                                                       |                         |        |        |        |        |        |                       |        |        |        | Pow    | ver (  | On I   | nitia  | ıliza  | tion   |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 0           | 0      | 0                                                     | 0                       | 0      | 0      | 0      | 0      | 0      | 0                     | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| 3<br>1      | 3<br>0 | 2<br>9                                                | 2<br>8                  | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2<br>3 | 2<br>2                | 2<br>1 | 2<br>0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|             |        | uni                                                   | mple                    | emer   | nted   |        |        |        |                       |        | res    | serv   | ed     |        |        |        | DC     | DD     | CC     | D4     | ID     | NC     | RM     | L0     | RC     | IS     | OS     | ΙE     | DE     | CE     | ΓЕ     |
|             |        |                                                       | Power On Initialization |        |        |        |        |        |                       |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 0           | 0      | 0                                                     | 0                       | 0      | 0      | 0      | 0      | Χ      | X X X X X X X X X X X |        |        |        |        |        | Χ      | Χ      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 1      | ?      | 1      | 0      |        |        |        |
|             |        |                                                       |                         |        |        |        |        |        |                       |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |

|       | Size: 64-bit only |                                                   |  |  |  |  |  |  |  |  |  |
|-------|-------------------|---------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Field | Access            | Description                                       |  |  |  |  |  |  |  |  |  |
| ТЕ    | R/W               | TOC Enable                                        |  |  |  |  |  |  |  |  |  |
| CE    | R/W               | Coalesce Enable                                   |  |  |  |  |  |  |  |  |  |
| DE    | R/W               | Dillon Enable                                     |  |  |  |  |  |  |  |  |  |
| IE    | R/W               | IOS Enable                                        |  |  |  |  |  |  |  |  |  |
| OS    | R/W               | Outbound Synchronous                              |  |  |  |  |  |  |  |  |  |
| IS    | R/W               | Inbound Synchronous                               |  |  |  |  |  |  |  |  |  |
| RC    | R/W               | Read Current Enable                               |  |  |  |  |  |  |  |  |  |
| LO    | R/W               | 0-length read Enable                              |  |  |  |  |  |  |  |  |  |
| RM    | R/W               | Real Mode                                         |  |  |  |  |  |  |  |  |  |
| NC    | R/W               | Non-coherent Mode                                 |  |  |  |  |  |  |  |  |  |
| ID    | R/W               | Interrupt Disable                                 |  |  |  |  |  |  |  |  |  |
| D4    | R/W               | Disable 4-byte coalescing                         |  |  |  |  |  |  |  |  |  |
| CC    | R/W               | Increase Coalescing counter value to 32 (from 17) |  |  |  |  |  |  |  |  |  |
| DD    | R/W               | Disable distributed range coalescing (LMMIO only) |  |  |  |  |  |  |  |  |  |
| DC    | R/W               | Disable the coalescing counter                    |  |  |  |  |  |  |  |  |  |

### Register 18: IOC\_CTRL

| Symbol | Bit<br>Position | Description                                                                                                                                                                                                                                                              |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TE     | 0               | TOC Enable - When TE is set, a positive edge on the TOC signal will<br>cause Astro to generate a write_short which will result in a TOC. The TE<br>bit will be cleared by hardware when the TOC is issued. The TOC signal<br>will be ignored when the TE bit is cleared. |
| CE     | 1               | Coalesce Enable - When CE is set, contiguous write_short transactions to<br>the same rope will be coalesced into a single PCI transaction (provided the<br>data comes in fast enough to keep up with PCI). When CE is cleared no<br>coalescing will happen.              |
| DE     | 2               | Dillon Enable - This bit is set by hardware at reset when a Dillon chip is present. When the bit is cleared the R2I will forward PDH transactions to                                                                                                                     |

| Symbol | Bit<br>Position | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                 | rope0. The DE bit can be written by software.                                                                                                                                                                                                                                                                                                                                                                                   |
| IE     | 3               | IOS Enable - This bit is used to enable the I/O port space that is available through the first 64MB of each segment of the GMMIO distributed address space. When this bit is cleared transactions to this entire space will result in PCI memory transactions.                                                                                                                                                                  |
| OS     | 4               | Outbound Synchronous - This bit is set by software if the synchronizers can be bypassed in the outbound direction.                                                                                                                                                                                                                                                                                                              |
| IS     | 5               | Inbound Synchronous - This bit is set by software if the synchronizers can be bypassed in the inbound direction.                                                                                                                                                                                                                                                                                                                |
| RC     | 6               | Read Current Enable - This bit enables Astro to issue a read current<br>transaction. When cleared it will issue a<br>READ_SHARED_OR_PRIVATE instead. Note that read currents will<br>only be issued if they are enabled in Elroy's hint registers.                                                                                                                                                                              |
| LO     | 7               | 0-length read enable - This bit allows the ioc_0_length hint to be set when a DMA write updates an entire line.                                                                                                                                                                                                                                                                                                                 |
| RM     | 8               | Real Mode - This bit forces the virtual index to be the same as address bits 19:12. This allows DMA without the use of an IOPDIR when the CPU is running in real mode. The TLB range enable bit should be cleared when running in this mode.                                                                                                                                                                                    |
| NC     | 9               | Non-Coherent mode – This bit inhibits Astro from maintaining the coherency of the IOC cache. See the section on Non-coherent mode for more details                                                                                                                                                                                                                                                                              |
| ID     | 10              | Interrupt Disable - This bit was intended to force Astro to generate interrupts using 8-byte writes.                                                                                                                                                                                                                                                                                                                            |
| D4     | 11              | Disable 4-byte coalescing – When set, coalescing will only be attempted if<br>the Runway transaction is an 8-byte transaction.<br>Note: This feature doesn't work in all cases in Astro 2.1. In some cases it<br>can send Elroy a 12-byte write which can result in a 0-byte enable write on<br>PCI (w/ Elroy 3.0 or earlier). This is not a violation of the PCI spec but<br>several known PCI devices have a problem with it. |
| CC     | 12              | Coalescing counter increase – When set, the coalescing time-out counter will count to 32 instead of 17 before breaking the coalescing stream.                                                                                                                                                                                                                                                                                   |
| DD     | 13              | Disable distributed range coalescing – When set, coalescing will not be attempted if the address is decoded by the lmmio distributed range.                                                                                                                                                                                                                                                                                     |

| Symbol | Bit<br>Position | Description                                                                                                                                                                                                                                                                                                    |
|--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC     | 14              | Disable coalesce counter – When set, the coalescing counter will not run which means that the only way to break the coalesce stream in Astro is with a non-coalescable PIO transaction. Note that when this bit is set a single write will remain in Astro until flushed out by a non-coalescable transaction. |

#### Table 9: IOC\_CTRL Register Bit Definition

### 1.14.3 Scratch Registers

Astro initially added 4 registers which were intended to be used for graphics flow control. These registers are still in the design but there is no planned use for them. They have not been tested! These registers implement the lower 8-bits and each one lives on its own 4K page. They are general purpose read/write registers.

| M<br>S<br>B |        |        |        |        |        |        |        |        |        |        | S         | CF     | RA        | T      | CH     | [_]    | RE     | G      | <n< th=""><th>&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th>L<br/>S<br/>B</th></n<> | >      |        |        |        |        |        |        |                   |                  |        |        | L<br>S<br>B |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|--------|-----------|--------|--------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|-------------------|------------------|--------|--------|-------------|
| 6<br>3      | 6<br>2 | 6<br>1 | 6<br>0 | 5<br>9 | 5<br>8 | 5<br>7 | 5<br>6 | 5<br>5 | 5<br>4 | 5<br>3 | 5<br>2    | 5<br>1 | 5<br>0    | 4<br>9 | 4<br>8 | 4<br>7 | 4<br>6 | 4<br>5 | 4<br>4                                                                                                                                       | 4<br>3 | 4<br>2 | 4<br>1 | 4<br>0 | 3<br>9 | 3<br>8 | 3<br>7 | 3<br>6            | 3<br>5           | 3<br>4 | 3<br>3 | 3<br>2      |
|             |        |        |        |        |        |        |        |        |        |        |           |        |           | uni    | mple   | emei   | ited   |        |                                                                                                                                              |        |        |        |        |        |        |        |                   |                  |        |        |             |
|             |        |        |        |        |        |        |        |        |        |        |           |        | Pov       | ver (  | )n I   | nitia  | liza   | tion   |                                                                                                                                              |        |        |        |        |        |        |        |                   |                  |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0         | 0      | 0         | 0      | 0      | 0      | 0      | 0      | 0                                                                                                                                            | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0                 | 0                | 0      | 0      | 0           |
| 3           | 3      | 2      | 2      | 27     | 2      | 2<br>5 | 2      | 2<br>3 | 2      | 2      | 2         | 1<br>9 | 1         | 17     | 1      | 1<br>5 | 1      | 1      | 1                                                                                                                                            | 1      | 1      | 9      | 0      | 7      |        | 5      | 4                 | 2                | 2      | 1      | 0           |
| -           | 0      | 9      | 8      | /      | 6      | 3      | 4      | 3      | 2      | uni    | 0<br>mple | -      | 8<br>1ted | '      | 6      | 3      | 4      | 3      | 2                                                                                                                                            | 1      | 0      | 9      | 8      | /      | 6      | -      | <b>4</b><br>data[ | <b>3</b><br>7:01 | 2      | 1      | 0           |
|             |        |        |        |        |        |        |        |        |        |        | <u>r-</u> |        |           |        | On I   | nitia  | liza   | tion   |                                                                                                                                              |        |        |        |        | t      |        |        |                   |                  |        |        |             |
| 0           | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0         | 0      | 0         | 0      | 0      | 0      | 0      | 0      | 0                                                                                                                                            | 0      | 0      | 0      | 0      | Χ      | X      | X      | Х                 | Х                | Х      | X      | Χ           |

|                                          | Size: 64-bit only    |  |  |  |  |  |  |  |  |  |  |
|------------------------------------------|----------------------|--|--|--|--|--|--|--|--|--|--|
| Field                                    | d Access Description |  |  |  |  |  |  |  |  |  |  |
| data R/W General purpose read/write bits |                      |  |  |  |  |  |  |  |  |  |  |

#### **Register 19: Scratch Registers**

The addresses of the four Scratch registers are given in Table 10.

| Register Name | Address        |
|---------------|----------------|
| SCRATCH_REG0  | 0xFF_FED0_4200 |
| SCRATCH_REG1  | 0xFF_FED0_5200 |
| SCRATCH_REG2  | 0xFF_FED0_6200 |
| SCRATCH_REG3  | 0xFF_FED0_7200 |

| Table 10: | Scratch | Register | Addresses |
|-----------|---------|----------|-----------|
|-----------|---------|----------|-----------|

### 1.15 CD\_FIFO Interface

All PIO and peer-to-peer transactions are forwarded to the IOC via the CD\_FIFO. The CD\_FIFO is split between address and data. The address side is only written when starting a new transaction. The address side is 8 entries deep and the data side is 32 entries deep. When there are more than 4(?) entries in the address side or more than 16 entries in the data side the STOP\_IO signal will be asserted. The address side has a 4-bit type field that identifies the type of transaction and a 2-bit length field that identifies amount of data transferred with write transaction. Table 11 defines the type field and Table 12 defines the length field. All types not listed in the table are undefined.

| TYPE[3:0] | Description                             |
|-----------|-----------------------------------------|
| 0         | IIOC register transaction               |
| 1         | PIO MMIO transaction                    |
| 2         | PIO non-posted IOP transaction          |
| 3         | Interrupt acknowledge                   |
| 4         | Peer-to-peer read return data           |
| 5         | Peer-to-peer MMIO transaction           |
| 6         | Peer-to-peer non-posted IOP transaction |
| 7         | Elroy register transaction              |
| 8         | Posted IOP transaction                  |

Н

| LEN[3:0] | Description              |
|----------|--------------------------|
| 0        | 8 bytes                  |
| 1        | 16 bytes                 |
| 2        | 32 bytes (not supported) |
| 3        | 64 bytes (not supported) |

#### Table 11: CD\_FIFO Type Field Definition

#### Table 12: CD\_FIFO Length Field Description

When a read transaction is written to the address side of the CD\_FIFO a corresponding "dummy" data entry must be written to the data fifo if the previous transaction was a write. If the previous transaction was a read then the dummy data is not required.

Write coalescing is done by writing 16 byte values into the data fifo without writing a new entry into the address fifo. There is no limit to the number of bytes that can be coalesced in this way or the amount of time between writes

# 1.16 IO\_FIFO Interface

The IO\_FIFO is used to pass transactions and data returns from the IOC to the R2I block. The IO\_FIFO has a 5-bit type field which identifies the type of data in each fifo entry. Table 13 defines the IO\_FIFO type field.

| TYPE[4:0] | Description                                                      |
|-----------|------------------------------------------------------------------|
| 0001      | PIO MMIO read data, PIO register read data, or PIO IOP read data |
| 0010      | Interrupt address                                                |
| 0011      | Interrupt data                                                   |
| 0100      | P2P MMIO write address                                           |
| 0101      | P2P MMIO write data                                              |
| 0110      | P2P IOP write address                                            |
| 0111      | P2P IOP write data                                               |
| 1000      | P2P MMIO read address                                            |

| TYPE[4:0] | Description                                                             |
|-----------|-------------------------------------------------------------------------|
| 1001      | P2P MMIO read data or IOP read data or<br>IOP write completion response |
| 1010      | P2P IOP read address                                                    |
| 1100      | Hard fail (PIO read data)                                               |
| 1101      | Hard fail (P2P read return/write completion)                            |

 Table 13: IO\_FIFO Type Field Definition

| Revision 1.2 02/17/00 |   | Page 27 of 27 |
|-----------------------|---|---------------|
|                       | 1 | ē             |

Η